# **EE 312 ASSIGNMENT**

# PART 1: Utilize MOS as a variable resistor and simulate it.

The fundamental nature of MOS (Metal-Oxide-Semiconductor) devices in electronic circuits allows for the utilization of these transistors as variable resistors. MOS transistors are composed of a metal gate that is isolated from the semiconductor material by a thin insulating oxide layer. This unique construction enables the manipulation of the transistor's conductive properties, providing a means to alter its resistance characteristics.

## APPROACH:-

To employ a MOS (Metal-Oxide-Semiconductor) device as a variable resistor and simulate its behavior, it is crucial to delve into the intricacies of the MOS transistor's structure and the corresponding voltage adjustments applied to the gate.

The MOS transistor consists of a metal gate isolated from the semiconductor material by a thin oxide layer. To initiate the simulation, the focus is on adjusting the voltage at the gate. This voltage manipulation plays a pivotal role in influencing the flow of current between the source and drain terminals of the transistor.

As the voltage on the gate is varied, it induces changes in the electric field within the transistor. This alteration in the electric field, in turn, modulates the carrier concentration in the semiconductor material. Consequently, the conductivity of the semiconductor and, consequently, the overall resistance of the MOS transistor is affected.

Through precise control of the gate voltage, the modulation of current flow becomes a means to dynamically alter the resistance of the MOS transistor. This dynamic resistance characteristic is fundamental to its role as a variable resistor. Simulating this process allows for a detailed understanding of how the MOS device can be harnessed to achieve varying levels of resistance, making it particularly valuable in applications where precise control over resistance is required, such as in amplifiers or circuits with variable gain.

### **CIRCUIT DIAGRAM:-**

The simplicity of incorporating a MOS device into a resistive configuration is evident in the circuit design. By positioning the MOS in series with a load resistor, a controlled adjustment of resistance becomes feasible. The crucial element in this setup revolves around the manipulation of the voltage applied to the MOS gate, serving as the governing factor for its resistance.



### SIMULATION RESULTS:-

Simulations vividly demonstrate how resistance dynamically evolves in response to fluctuations in the MOS gate voltage. This dynamic characteristic holds significant importance in applications requiring precise control over resistance, such as in amplifiers or circuits with variable gain.



PART 2: Implement and simulate MOS as a capacitor.

## APPROACH:-

To model a Metal-Oxide-Semiconductor (MOS) capacitor in LTspice, begin by defining its components: a metal gate, semiconductor material, and oxide layer. Utilize the MOSFET symbol to represent the capacitor in the schematic.

Parameterize the MOS capacitor by specifying key characteristics such as oxide thickness (TOX), oxide permittivity (PERM\_ox), and semiconductor relative permittivity (PERM\_semiconductor). These parameters enable the flexibility to adjust the capacitor's physical properties for accurate simulation.

Apply a DC bias to the MOS capacitor using a voltage source connected to the gate. This biasing establishes an initial voltage across the capacitor for analysis.

The transient analysis is then employed to observe the dynamic response of the MOS capacitor over time. With appropriate time parameters (e.g., an initial time of 0.1 milliseconds and a simulation time of 10 milliseconds), the transient analysis allows for the observation of the capacitor's behavior under changing conditions.

The final step involves utilizing LTspice's waveform viewer for result analysis. By plotting the voltage across the capacitor, the charge/discharge behavior becomes apparent, providing valuable insights into the capacitive effects and the capacitor's response to different input conditions.

## **CIRCUIT DIAGRAM:-**

The circuit design integrates the MOS device arranged to function as a capacitor. This entails connecting the MOS terminals in a suitable manner while taking into account factors affecting capacitance, including the thickness of the oxide layer.



## **SIMULATION RESULTS:-**

Simulations demonstrate the MOS capacitor's capacity to store and discharge charge in reaction to changing gate voltages. Grasping this behavior is pivotal in applications such as signal filtering and energy storage, where dynamic capacitance control proves advantageous.



# PART 3: Design and simulate the DRAM and SRAM circuits.

Dynamic Random Access Memory (DRAM) and Static Random Access Memory (SRAM) embody distinct methodologies for data storage within digital systems. Grasping the fundamental distinctions between them offers valuable insights into the functioning of memory cells based on Metal-Oxide-Semiconductor (MOS) technology.

## => DRAM

## APPROACH:-

Constructing a Dynamic Random Access Memory (DRAM) circuit involves a precise technical approach, leveraging Metal-Oxide-Semiconductor (MOS) transistors for capacitive data storage. Initiate the design by selecting MOS transistors, typically n-type for the access transistors and p-type for the storage capacitor transistors. Configure them to create a cross-coupled structure forming the basic memory cell.

For the storage capacitors, the source and drain terminals of the MOS transistors serve as the plates, and the semiconductor substrate acts as the dielectric. The gate voltage governs the charge state on the capacitor, where a high voltage corresponds to a charged state (binary 1), and a low voltage signifies an uncharged state (binary 0).

Simulation involves modeling write operations by adjusting the wordline voltage to enable the charging or discharging of the capacitor. Read operations entail sensing the voltage across the storage capacitor and amplifying the signal for accurate data retrieval.

To address the inherent dynamic nature of DRAM cells due to charge leakage, incorporate a refresh mechanism into the design. Implement sense amplifiers, typically differential amplifiers, to read the data and rewrite it periodically, preventing charge loss. The timing of these refresh cycles is critical and must be synchronized with the overall system.

Timing and control signals play a pivotal role in orchestrating the sequence of operations. The control signals include row and column address strobes, enabling row and column access, and a clock signal to synchronize operations. The timing diagram must adhere to the specifications of the DRAM, considering parameters such as row access time, column access time, and refresh intervals.

### **CIRCUIT DIAGRAM:-**

The DRAM cell circuit utilizes a MOS capacitor for data storage, presenting a seemingly simple design. However, the challenge lies in effectively managing charge leakage and implementing a robust data refreshing mechanism. The circuit diagram features a compact structure with a cross-coupled MOS capacitor alongside access transistors, regulated by the wordline during read and write operations. Charge leakage is addressed through periodic refreshing, involving the read, amplification, and rewrite of stored data. Achieving this balance between simplicity and managing charge dynamics is crucial for the reliability of the DRAM circuit.



## **SIMULATION RESULTS:-**

The simulation results of the DRAM circuit provide valuable insights into its dynamic behavior and performance characteristics. By subjecting the circuit to various voltage scenarios, write and read operations, and considering timing parameters, the simulation elucidates the effectiveness of the MOS-based capacitor for data storage. The results reveal how well the circuit manages charge leakage, a critical factor affecting data integrity over time.



## => SRAM

## APPROACH:-

The SRAM (Static Random Access Memory) circuit design involves the use of cross-coupled inverters to create bistable latches, forming the fundamental storage elements. Each latch is composed of two inverters connected in a loop, with feedback from the output of one inverter to the input of the other. This configuration enables the SRAM cell to retain data as long as power is supplied. The stability of the SRAM cell allows for faster read and write operations compared to DRAM.

In the circuit diagram, the SRAM cell typically consists of four MOS (Metal-Oxide-Semiconductor) transistors arranged in a 6T (six-transistor) configuration. Two of these transistors are used in each inverter, and the cross-coupling is achieved through the interconnection of the inverters. The bitlines and wordlines control the access to individual SRAM cells during read and write operations.

During a write operation, the bitlines are driven to the desired data states, and the wordlines activate the access transistors, allowing data to be written into the SRAM cell. In a read operation, the wordline activates the access transistors, and the differential voltage between the bitlines is sensed to determine the stored data.

One of the key advantages of SRAM is its ability to retain data without the need for periodic refreshing, making it faster and more energy-efficient than DRAM. However, SRAM cells are larger and consume more area on a chip due to the 6T configuration. The trade-off between speed, size, and power consumption is a critical consideration in the technical design and optimization of SRAM circuits for specific applications.

### **CIRCUIT DIAGRAM:-**

The SRAM circuit comprises a fundamental design based on cross-coupled inverters, forming bistable latches that serve as the core storage elements. Each latch consists of

two inverters connected in a loop, creating a stable configuration that retains data as long as power is supplied. In the circuit diagram, the 6T (six-transistor) SRAM cell utilizes four MOS (Metal-Oxide-Semiconductor) transistors, two for each inverter, with bitlines and wordlines controlling access during read and write operations.



## **SIMULATION RESULTS:-**

SRAM circuit simulation results offer insights into stability, reliability, and performance. They highlight SRAM's advantages, including data integrity without periodic refreshing. Findings guide optimizations for optimal functionality in various electronic applications.

